# Set FPGA SUME Toward Research Commodity 100Gb/s

Noa Zilberman, Yury Audzevich and Andrew W. Moore University of Cambridge Adam Covington, Stanford University





#### **NetFPGA = Networked FPGA**

#### A line-rate, flexible, <u>open networking</u> <u>platform</u> for teaching and research





## **NetFPGA Family of Boards**



NetFPGA-1G (2006)



NetFPGA-1G-CML (2014)



NetFPGA-10G (2010)



NetFPGA SUME (2014)



## Introducing NetFPGA SUME

- **FPGA Xilinx Virtex7**
- 4 SFP+ Cages
- 18x13.1Gb/s Additional Serial Links
- PCle Gen.3 x8
- QDRII+-SRAM, 3x72Mb, 500MHz
- DDR3 SoDIMM, 2x4GB, 1866MT/s
- **Expansion Slot**
- **Micro-SD**





# NetFPGA SUME A Technology Enabler





# **100Gb/s Aggregation**

- A development platform that can aggregate 100Gb/s for:
  - Operating systems
  - Protocols Testing
  - Measurements

#### NetFPGA SUME can:

- Aggregate 100Gb/s as Host Bus Adapter
- Be used to create large scale switches



# **Physical Interface Design**

- A deployment and interoperability test
   platform
  - Permits replacement of physical-layer
  - Provides high-speed expansion interfaces with standardised interfaces
- Allows researchers to design custom daughterboards
- Permits closer integration

UNIVERSITY OF NetFPGA-10G-SI

# **Power Efficient MAC**

- A Platform for 100Gb/s power-saving MAC design (e.g. lights-out MAC)
- Porting MAC design to SUME permits:
  - Power measurements
  - Testing protocol's response
  - Reconsideration of power-saving mechanisms
  - Evaluating suitability for complex architectures and systems





## Interconnect

- Novel Architectures with line-rate performance
  - A lot of networking equipment
  - Extremely complex
- NetFPGA SUME allows prototyping a *complete* solution



#### N x N xN Hyper-cube



# Summary

- Board is now prototyping, expected to be available H2/14
- Part of a large NetFPGA package

   Reference projects, drivers, apps, wiki, etc.
- Want to gain early access? Become a beta tester?
  - Let me know!



#### Acknowledgements



#### UNIVERSITY OF CAMBRIDGE









Pioneering research and skills



<u>Disclaimer:</u> Any opinions, findings, conclusions, or recommendations expressed in these materials do not necessarily reflect the views of the National Science Foundation or of any other sponsors supporting this project. This effort is also sponsored by the Defense Advanced Research Projects Agency (DARPA) and the Air Force Research Laboratory (AFRL), under contract FA8750-11-C-0249. This material is approved for public release, distribution unlimited. The views expressed are those of the authors and do not reflect the official policy or position of the Department of Defense or the U.S. Government.

